Title:
|
LOGICAL EFFORT
DESIGNING FAST CMOS CIRCUITS |
By: |
Ivan S. Sutherland, Robert F. Sproull, David Harris |
Format: |
Paperback |
List price:
|
£56.99 |
Our price: |
£56.99 |
|
|
|
|
ISBN 10: |
1558605576 |
ISBN 13: |
9781558605572 |
Availability: |
This item will be printed on demand and will usually be dispatched within 10 days.
Delivery
rates
|
Stock: |
Currently 0 available |
Publisher: |
ELSEVIER SCIENCE & TECHNOLOGY |
Pub. date: |
9 February, 1999 |
Series: |
The Morgan Kaufmann Series in Computer Architecture and Design |
Pages: |
256 |
Description: |
Includes chapters that explore the theory and finer points of logical effort method and detail its specialized applications. This book offers coverage of specialized areas of application for logical effort: skewed or unbalanced gates, other circuit families, wide structures such as decoders, and irregularly forking circuits. |
Synopsis: |
Designers of high-speed integrated circuits face a bewildering array of choices and too often spend frustrating days tweaking gates to meet speed targets. Logical Effort: Designing Fast CMOS Circuits makes high speed design easier and more methodical, providing a simple and broadly applicable method for estimating the delay resulting from factors such as topology, capacitance, and gate sizes.The brainchild of circuit and computer graphics pioneers Ivan Sutherland and Bob Sproull, "logical effort" will change the way you approach design challenges. This book begins by equipping you with a sound understanding of the method's essential procedures and concepts-so you can start using it immediately. Later chapters explore the theory and finer points of the method and detail its specialized applications. |
Publication: |
US |
Imprint: |
Morgan Kaufmann Publishers In |
Returns: |
Non-returnable |